DocumentCode :
3785322
Title :
A shared-well dual-supply-voltage 64-bit ALU
Author :
Y. Shimazaki;R. Zlatanovici;B. Nikolic
Author_Institution :
Renesas Technol. Corp., Tokyo, Japan
Volume :
39
Issue :
3
fYear :
2004
Firstpage :
494
Lastpage :
500
Abstract :
A shared n-well layout technique is developed for the design of dual-supply-voltage logic blocks. It is demonstrated on a design of a 64-bit arithmetic logic unit (ALU) module in domino logic. The second supply voltage is used to lower the power of noncritical paths in the sparse, radix-4 64-bit carry-lookahead adder and in the loopback bus. A 3 mm/sup 2/ test chip in 0.18-/spl mu/m 1.8-V five-metal with local interconnect CMOS technology that contains six ALUs and test circuitry operates at 1.16 GHz at the nominal supply. For target delay increase of 2.8% energy savings are 25.3% using dual supplies, while for 8.3% increase in delay, 33.3% can be saved.
Keywords :
"Voltage","Circuit testing","Delay","Logic design","CMOS logic circuits","CMOS technology","Power dissipation","Pipeline processing","Degradation","Clocks"
Journal_Title :
IEEE Journal of Solid-State Circuits
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2003.822775
Filename :
1269926
Link To Document :
بازگشت