• DocumentCode
    379746
  • Title

    Highly scalable dynamically reconfigurable systolic ring-architecture for DSP applications

  • Author

    Sassatelli, Gilles ; Torres, Lionel ; Benoit, Pascal ; Gil, Thierry ; Diou, Camille ; Cambon, Gaston ; Galy, Jé Rô me

  • Author_Institution
    LIRMM, Montpellier, France
  • fYear
    2002
  • fDate
    2002
  • Firstpage
    553
  • Lastpage
    558
  • Abstract
    New parallel execution based machine paradigms must be considered. Thanks to their high level of flexibility structurally programmable architectures are potentially interesting candidates to overcome classical CPUs limitations. Based on a parallel execution model, we present in this paper a new dynamically reconfigurable architecture, dedicated to data oriented applications acceleration. Principles, realizations and comparative results will be exposed for some classical applications, targeted on different architectures
  • Keywords
    digital arithmetic; reconfigurable architectures; signal processing; systolic arrays; DSP applications; data oriented applications; highly scalable dynamically reconfigurable systolic ring-architecture; parallel execution based machine paradigms; parallel execution model; structurally programmable architectures; Algorithm design and analysis; Bandwidth; Digital signal processing; Gas insulated transmission lines; Personal communication networks; Radio frequency; Read only memory; Reconfigurable architectures; Silicon; TCPIP;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design, Automation and Test in Europe Conference and Exhibition, 2002. Proceedings
  • Conference_Location
    Paris
  • ISSN
    1530-1591
  • Print_ISBN
    0-7695-1471-5
  • Type

    conf

  • DOI
    10.1109/DATE.2002.998355
  • Filename
    998355