• DocumentCode
    3812911
  • Title

    Efficient Hardware Implementations of Low Bit Depth Motion Estimation Algorithms

  • Author

    Anil Celebi;Oguzhan Urhan;Ilker Hamzaoglu;Sarp Erturk

  • Author_Institution
    Dept. of Electron. & Telecommun. Eng., Univ. of Kocaeli, Kocaeli
  • Volume
    16
  • Issue
    6
  • fYear
    2009
  • fDate
    6/1/2009 12:00:00 AM
  • Firstpage
    513
  • Lastpage
    516
  • Abstract
    In this paper, we present efficient hardware implementation of multiplication free one-bit transform (MF1BT) based and constraint one-bit transform (C-1BT) based motion estimation (ME) algorithms, in order to provide low bit-depth representation based full search block ME hardware for real-time video encoding. We used a source pixel based linear array (SPBLA) hardware architecture for low bit depth ME for the first time in the literature. The proposed SPBLA based implementation results in a genuine data flow scheme which significantly reduces the number of data reads from the current block memory, which in turn reduces the power consumption by at least 50% compared to conventional 1BT based ME hardware architecture presented in the literature. Because of the binary nature of low bit-depth ME algorithms, their hardware architectures are more efficient than existing 8 bits/pixel representation based ME architectures.
  • Keywords
    "Hardware","Motion estimation","Costs","Energy consumption","Performance loss","Encoding","Computational complexity","Kernel","Councils","Laboratories"
  • Journal_Title
    IEEE Signal Processing Letters
  • Publisher
    ieee
  • ISSN
    1070-9908
  • Type

    jour

  • DOI
    10.1109/LSP.2009.2017222
  • Filename
    4840626