Title :
A multiplierless decimation filter for ΣΔ A/D conversion
Author :
Liberali, Valentino ; Rossi, Roberto ; Torelli, Guido
Author_Institution :
Dept. of Inf. Technol., Univ. di Milano, Italy
Abstract :
This paper describes the design of a FIR filter for decimation of signals coming from a multi-stage multi-bit ΣΔ modulator. The FIR digital filter is based on a multi-stage design with multiplier-free implementation, employing shifters and accumulators to implement power-of-two multiplications. Moreover, the number of shift operations in the whole filter is minimised, and clock frequency is reduced in any stage according to the corresponding sampling rate, in order to reduce power consumption and to avoid performance degradation due to crosstalk. The resulting architecture reduces area and power requirements with respect to multiplier-based solutions. Experimental results on integrated prototypes confirm the filter functionality and the estimated power consumption.
Keywords :
FIR filters; circuit CAD; circuit simulation; crosstalk; integrated circuit design; integrated circuit measurement; integrated circuit modelling; logic CAD; logic simulation; shift registers; sigma-delta modulation; ΣΔ A/D conversion; FIR digital filters; IC area reduction; clock frequency reduction; crosstalk performance degradation; multi-stage multi-bit ΣΔ modulators; multiplier-free filters; multiplierless FIR decimation filters; power consumption reduction; power-of-two multiplication shifters/accumulators; sampling rate; shift operation minimisation; sigma-delta ADC; signal decimation; Clocks; Crosstalk; Degradation; Digital filters; Energy consumption; Finite impulse response filter; Frequency; Prototypes; Sampling methods; Signal design;
Conference_Titel :
Electronics, Circuits and Systems, 2002. 9th International Conference on
Print_ISBN :
0-7803-7596-3
DOI :
10.1109/ICECS.2002.1045394