• DocumentCode
    38371
  • Title

    New Approach to VLSI Buffer Modeling, Considering Overshooting Effect

  • Author

    Mehri, Milad ; Kouhani, Mohammad Hossein Mazaheri ; Masoumi, Nasser ; Sarvari, Reza

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Univ. of Tehran, Tehran, Iran
  • Volume
    21
  • Issue
    8
  • fYear
    2013
  • fDate
    Aug. 2013
  • Firstpage
    1568
  • Lastpage
    1572
  • Abstract
    In this brief, we use the alpha power law model for MOS devices to reach a more accurate modeling of CMOS buffers in very deep submicrometer technologies. We derive alpha model parameters of a CMOS buffer for 90-, 65-, and 45-nm technologies using HSPICE simulations. By analytical efforts we find the output resistance of a minimum-size buffer and compare it with those extracted from HSPICE simulations. We propose a new model for the output resistance of a given-size buffer in any technology, which demonstrates 3% error on average as opposed to the conventional model. Also a new buffer resistance is proposed analytically and numerically to calculate the crosstalk for interconnect analysis applications. In addition, we propose a model for the transfer function zero generated by the gate-drain capacitances of MOS transistors, which cause the overshooting effect, and develop an accurate expression for modeling this phenomenon. As the final point, together with the input-to-output capacitance, the equivalent output resistors present a simple and accurate macromodel for the CMOS buffer.
  • Keywords
    CMOS integrated circuits; MOSFET; VLSI; buffer circuits; crosstalk; integrated circuit modelling; CMOS buffer modeling; HSPICE simulations; MOS devices; MOS transistors; VLSI buffer modeling; alpha model parameter; alpha power law model; buffer resistance; crosstalk; gate-drain capacitances; input-to-output capacitance; interconnect analysis; minimum-size buffer; overshooting effect; size 45 nm; size 65 nm; size 90 nm; transfer function zero; Analytical models; CMOS integrated circuits; Capacitance; Integrated circuit modeling; Inverters; MOSFETs; Semiconductor device modeling; Alpha-power law; CMOS buffer modeling; VLSI buffer; buffer overshooting effect;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2012.2211629
  • Filename
    6293911