• DocumentCode
    3849294
  • Title

    Demonstration of Integrated Micro-Electro-Mechanical Relay Circuits for VLSI Applications

  • Author

    Matthew Spencer;Fred Chen;Cheng C. Wang;Rhesa Nathanael;Hossein Fariborzi;Abhinav Gupta;Hei Kam;Vincent Pott;Jaeseok Jeon;Tsu-Jae King Liu;Dejan Markovic;Elad Alon;Vladimir Stojanovic

  • Author_Institution
    University of California, Cory Hall, Berkeley
  • Volume
    46
  • Issue
    1
  • fYear
    2011
  • Firstpage
    308
  • Lastpage
    320
  • Abstract
    This work presents measured results from test chips containing circuits implemented with micro-electro-mechanical (MEM) relays. The relay circuits designed on these test chips illustrate a range of important functions necessary for the implementation of integrated VLSI systems and lend insight into circuit design techniques optimized for the physical properties of these devices. To explore these techniques a hybrid electro-mechanical model of the relays´ electrical and mechanical characteristics has been developed, correlated to measurements, and then also applied to predict MEM relay performance if the technology were scaled to a 90 nm technology node. A theoretical, scaled, 32-bit MEM relay-based adder, with a single-bit functionality demonstrated by the measured circuits, is found to offer a factor of ten energy efficiency gain over an optimized CMOS adder for sub-20 MOPS throughputs at a moderate increase in area.
  • Keywords
    "Relays","Logic gates","Delay","Integrated circuit modeling","Capacitance","Force","CMOS integrated circuits"
  • Journal_Title
    IEEE Journal of Solid-State Circuits
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2010.2074370
  • Filename
    5617293