DocumentCode :
3850500
Title :
Discrete fault-clearing instant influence on the simulation of voltage-source-inverter-fed adjustable-speed drives subjected to voltage sags
Author :
F. Corcoles;S. Bogarra;J. Pedra;A. Luna
Author_Institution :
Department of Electrical Engineering, ETSEIB-UPC, Av. Diagonal 647, 08028 Barcelona, Spain
Volume :
5
Issue :
5
fYear :
2011
fDate :
5/1/2011 12:00:00 AM
Firstpage :
465
Lastpage :
477
Abstract :
This study analyses the influence of modelling sags with discrete fault-clearing instants on the behaviour of adjustable-speed drives (ASDs) subjected to sags caused by faults. The effects are compared with those of sags modelled with simultaneous fault clearance in all faulted phases (i.e. abrupt fault clearance; the most common approach to voltage sag modelling). In many cases, abrupt fault clearance is far more severe than discrete fault clearance. Thus, if an ASD rides through a more severe case of an abrupt fault clearance test, it will likely ride through a discrete fault clearance sag. As current protocols for testing the immunity of ASDs to voltage sags only consider abrupt fault clearance, it is not necessary to consider the more complicated discrete fault clearance in equipment sag-testing methodology if more severe abrupt clearance sags are properly chosen and tested.
Journal_Title :
IET Electric Power Applications
Publisher :
iet
ISSN :
1751-8660
Type :
jour
DOI :
10.1049/iet-epa.2010.0113
Filename :
5783647
Link To Document :
بازگشت