DocumentCode :
3851724
Title :
Fast multiplication without carry-propagate addition
Author :
M.D. Ercegovac;T. Lang
Author_Institution :
Dept. of Comput. Sci., California Univ., Los Angeles, CA, USA
Volume :
39
Issue :
11
fYear :
1990
Firstpage :
1385
Lastpage :
1390
Abstract :
Conventional schemes for fast multiplication accumulate the partial products in redundant form (carry-save or signed-digit) and convert the result to conventional representation in the last step. This step requires a carry-propagate adder which is comparatively slow and occupies a significant area of the chip in a VLSI implementation. A report is presented on a multiplication scheme (left-to-right, carry-free, LRCF) that does not require this carry-propagate step. The LRCF scheme performs the multiplication most-significant bit first and produces a conventional sign-and-magnitude product (most significant n bits) by means of an on-the-fly conversion. The resulting implementation is fast and regular and is very well suited for VLSI. The LRCF scheme for general radix r and a radix-4 signed-digit implementation are presented.
Keywords :
"Very large scale integration","Computer science","Digital arithmetic"
Journal_Title :
IEEE Transactions on Computers
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.61047
Filename :
61047
Link To Document :
بازگشت