DocumentCode :
3853925
Title :
Pass-transistor adiabatic logic using single power-clock supply
Author :
V.G. Oklobdzija;D. Maksimovic; Fengcheng Lin
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Davis, CA, USA
Volume :
44
Issue :
10
fYear :
1997
Firstpage :
842
Lastpage :
846
Abstract :
We present a new pass-transistor adiabatic logic (PAL) that operates from a single power-clock supply and outperforms the previously reported adiabatic logic techniques in terms of its energy use. PAL is a dual-rail logic with relatively low gate complexity: a PAL gate consists of true and complementary NMOS functional blocks, and a pair of cross-coupled PMOS devices. In simulation tests using a standard 1.2 /spl mu/ CMOS technology, the circuit has been found to operate up to 160 MHz clock frequency and down to 1.5 V peak-to-peak sinusoidal power-clock supply. Operation of a 1600-stage PAL shift register fabricated in the 1.2 /spl mu/ CMOS technology has been experimentally verified.
Keywords :
"Power supplies","CMOS technology","Logic devices","CMOS logic circuits","MOS devices","Circuit testing","Circuit simulation","Clocks","Frequency","Shift registers"
Journal_Title :
IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/82.633443
Filename :
633443
Link To Document :
بازگشت