DocumentCode :
3861653
Title :
A high-resolution CMOS time-to-digital converter utilizing a Vernier delay line
Author :
P. Dudek;S. Szczepanski;J.V. Hatfield
Author_Institution :
Dept. of Electr. Eng., Univ. of Manchester Inst. of Sci. & Technol., UK
Volume :
35
Issue :
2
fYear :
2000
Firstpage :
240
Lastpage :
247
Abstract :
This paper describes a CMOS time-to-digital converter (TDC) integrated circuit utilizing tapped delay lines. A technique that allows the achievement of high resolution with low dead-time is presented, The technique is based on a Vernier delay line (VDL) used in conjunction with an asynchronous read-out circuitry. A delay-locked loop (DLL) is used to stabilize the resolution against process variations and ambient conditions. A test circuit fabricated in a standard 0.7-/spl mu/m digital CMOS process is presented. The TDC contains 128 delay stages and achieves 30-ps resolution, stabilized by the DLL, with the accuracy exceeding /spl plusmn/1 LSB. Test results show that even higher resolutions can be achieved using the VDL method, and resolutions down to 5 ps are demonstrated to be obtainable.
Keywords :
"Delay lines","Time measurement","Delay effects","Circuit testing","CMOS process","Particle measurements","Signal resolution","Position measurement","CMOS integrated circuits","Radiation detectors"
Journal_Title :
IEEE Journal of Solid-State Circuits
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.823449
Filename :
823449
Link To Document :
بازگشت