DocumentCode :
3861689
Title :
Analysis and reduction of signal readout circuitry temporal noise in CMOS image sensors for low-light levels
Author :
Y. Degerli;F. Lavernhe;P. Magnan;J.A. Farre
Author_Institution :
Ecole Nat. Superieure de l´Astronaut. et de l´Espace, Toulouse, France
Volume :
47
Issue :
5
fYear :
2000
Firstpage :
949
Lastpage :
962
Abstract :
In this paper, analytical noise analysis of correlated double sampling (CDS) readout circuits used in CMOS active pixel image sensors is presented. Both low-frequency noise and thermal noise are considered. The results allow the computation of the output RMS noise versus MOS transistor dimensions with the help of SPICE-based circuit simulators. The reset noise, the influence of floating diffusion capacitance on output noise and the detector charge-to-voltage conversion gain are also considered. Test circuits were fabricated using a standard 0.7 /spl mu/m CMOS process to validate the results. The analytical noise analysis in this paper emphasizes the computation of the output variance, and not the output noise spectrum, as more suitable to CDS operation. The theoretical results are compared with the experimental data.
Keywords :
Integrated circuit noise
Journal_Title :
IEEE Transactions on Electron Devices
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.841226
Filename :
841226
Link To Document :
بازگشت