Title :
Using a pulsed supply voltage for delay faults testing of digital circuits in a digital oscillation environment
Author :
Vermaak, H.J. ; Kerkhoff, H.G. ; Jordaan, G.D.
Author_Institution :
MESA Res. Inst., Twente Univ., Enschede, Netherlands
Abstract :
High-performance digital circuits with aggressive timing constraints are usually very susceptible to delay faults. Much research done on delay fault detection needs a rather complicated test setup together with precise test clock requirements. In this paper, we propose a test technique based on the digital oscillation test method. The technique, which was simulated in software, consists of sensitizing a critical path in the digital circuit under test and incorporating the path into an oscillation ring. The supply voltage to the oscillation ring is then varied to detect delay and stuck-at faults in the path.
Keywords :
delays; digital circuits; fault diagnosis; feedback oscillators; timing; critical path; delay faults testing; digital circuits; digital oscillation environment; oscillation ring; pulsed supply voltage; stuck-at faults; test clock requirements; test setup; timing constraints; Circuit faults; Circuit simulation; Circuit testing; Clocks; Delay; Digital circuits; Electrical fault detection; Pulse circuits; Timing; Voltage;
Conference_Titel :
Africon Conference in Africa, 2002. IEEE AFRICON. 6th
Print_ISBN :
0-7803-7570-X
DOI :
10.1109/AFRCON.2002.1146804