• DocumentCode
    388399
  • Title

    An integrated processor for adaptive and parallel algorithms

  • Author

    Cand, Michel ; Le Scan, Patrice ; Roset, Alain

  • Author_Institution
    Centre National D´´Etudes Des Telecommunications Grenoble, France
  • Volume
    7
  • fYear
    1982
  • fDate
    30072
  • Firstpage
    1069
  • Lastpage
    1072
  • Abstract
    The architecture and some basic applications of a single-chip software-programmable digital signal processor are presented. This NMOS 3.5 um silicon gate circuit is well-suited for adaptive algorithms and some input and output features allow easy implementation of multiprocessing architectures using several chips. These I/O ports are designed to transfer data serially or through an 8-bit bus. Their main feature is control of an internal program or transfer of instructions from an external memory without any loss of speed. This circuit incorporates a 16×16 bit hardware multiplier, a powerful unit to compute the addresses of two 128×16 bit RAMs and a 32-bit arithmetic and logical unit with accumulator and stack, all of which are connected by two data buses (16 and 25b wide). Either 16- or 25- bit words can be processed using this circuit.
  • Keywords
    Adaptive algorithm; Application software; Arithmetic; Circuits; Digital signal processors; Hardware; MOS devices; Parallel algorithms; Random access memory; Silicon;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '82.
  • Type

    conf

  • DOI
    10.1109/ICASSP.1982.1171584
  • Filename
    1171584