DocumentCode :
388594
Title :
An FFT systolic processor and its applications
Author :
Willey, T. ; Durrani, T.S. ; Chapman, R.
Author_Institution :
Hewlett-Packard Limited, South Queensferry, Scotland, UK
Volume :
9
fYear :
1984
fDate :
30742
Firstpage :
774
Lastpage :
777
Abstract :
Systolic architectures for signal processing are of great interest as they offer a considerable speed improvement over traditional Von-Nuemann computing architectures, and are particularly suitable for VLSI implementation due to ensuing simple and regular communication structures [1]. This paper presents an architecture for computing the Fast Fourier Transform (FFT) using a systolic processor which incorporates an elevator concept to circumvent the requirements for global communication inherent in conventional FFT implementations. The proposed algorithm is shown to be highly efficient in terms of both hardware and computation time. Architectures are further suggested for the real time computation of 2D functions such as the Wigner Distribution and the Complex Ambiguity function by using the systolic FFT processor coupled with an input characterising array.
Keywords :
Computer architecture; Costs; Elevators; Fast Fourier transforms; Global communication; Hardware; Signal processing; Signal processing algorithms; Systolic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '84.
Type :
conf
DOI :
10.1109/ICASSP.1984.1172605
Filename :
1172605
Link To Document :
بازگشت