DocumentCode :
391551
Title :
Integration of passive and active components into build-up layers
Author :
Ostmann, A. ; Neumann, A. ; Auersperg, J. ; Ghahremani, C. ; Sommer, G. ; Aschenbrenner, R. ; Reichl, H.
Author_Institution :
Fraunhofer Inst. for Reliability & Microintegration, Berlin, Germany
fYear :
2002
fDate :
10-12 Dec. 2002
Firstpage :
223
Lastpage :
228
Abstract :
In the last few years, an increasing number of mobile electronic products have been launched to the market, like mobile communicators, combining the RF functions of a mobile phone and the complexity of a palm top computer. Inside these devices there is less and less space for the electronic system, while packaging density and operating frequencies are constantly increasing. Additionally, the product life time is going down, requiring short design cycles and a production at low-cost based on well established technologies. These trends are a strong challenge for microelectronic packaging and assembly technology. An advanced packaging concept is presented, the chip in polymer technology, which aims to face the above mentioned challenges. It is based on the embedding of ultra thin semiconductor chips into the build-up layers of printed circuit boards together with integrated passive components. Processing issues with regard to registration tolerances between embedded chips and metal lines are discussed. First results of the formation of integrated resistors are shown, using electrolessly deposited NiP layers. The embedding technology is put into relation to common interconnection technologies regarding expected RF properties and system design aspects. Basic thermomechanical properties of a first technology demonstrator, a stackable chip scale package, is discussed using finite element modeling.
Keywords :
chip scale packaging; chip-on-board packaging; finite element analysis; interconnections; polymers; printed circuit design; printed circuit manufacture; resistors; thermal management (packaging); CIP technology; NiP; PCB build-up layers; active component integration; chip embedding; chip in polymer packaging technology; design cycle reduction; electrolessly deposited NiP layers; finite element modeling; integrated passive components; integrated resistors; interconnection technologies; low-cost production; mobile communicators; mobile electronic products; mobile phone; operating frequencies; packaging density; palm top computer; passive component integration; printed circuit boards; product life time; registration tolerances; stackable chip scale package; thermomechanical properties; ultra thin semiconductor chips; Consumer electronics; Electronics packaging; Integrated circuit technology; Microelectronics; Mobile computing; Mobile handsets; Production; Radio frequency; Semiconductor device packaging; Space technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference, 2002. 4th
Print_ISBN :
0-7803-7435-5
Type :
conf
DOI :
10.1109/EPTC.2002.1185672
Filename :
1185672
Link To Document :
بازگشت