DocumentCode :
396425
Title :
An improved binary algorithmic A/D converter architecture
Author :
Chiaburu, Liviu ; Signell, Svante
Author_Institution :
Lab. of Electron. & Comput. Syst., R. Inst. of Technol., Kista, Sweden
Volume :
1
fYear :
2003
fDate :
25-28 May 2003
Abstract :
A method to reduce the accumulation of the systematic errors in cyclic and pipelined A/D converters is proposed. The method implies small changes to the known configurations and can achieve an error reduction of about three times. The results of this method are also compared to those from architectures based on Gray coding which employs a similar approach and the well known binary converters. The system level simulations show that the new method has significant advantages over binary coding and it performs close to the Gray technique.
Keywords :
Gray codes; analogue-digital conversion; binary codes; circuit simulation; errors; network synthesis; pipeline processing; ADC systematic error accumulation reduction; Gray coding; binary algorithmic A/D converter architecture; binary converters; cyclic A/D converters; pipelined A/D converters; Circuits; Computer architecture; Computer errors; Information technology; Laboratories; Microelectronics; Signal processing; Signal resolution; Switches; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1205701
Filename :
1205701
Link To Document :
بازگشت