• DocumentCode
    397236
  • Title

    Datapath merging and interconnection sharing for reconfigurable architectures

  • Author

    Moreano, Nahri ; Araujo, Guido ; Huang, Zhining ; Malik, Sharad

  • Author_Institution
    IC-UNICAMP, Campinas, Brazil
  • fYear
    2002
  • fDate
    2-4 Oct. 2002
  • Firstpage
    38
  • Lastpage
    43
  • Abstract
    Recent work in reconfigurable computing research has shown that a substantial performance speedup can be achieved through architectures that map the most relevant application inner-loops to a reconfigurable datapath. Any solution to this problem must be able to synthesize a datapath for each loop and to merge them together into a single reconfigurable datapath. The main contribution of this paper is a novel graph-based technique for the datapath merge problem. This approach is based on the solution of a maximum clique problem that merges datapaths one at a time. A set of experiments, using the MediaBench benchmark, shows that the proposed technique produces 24% fewer datapath interconnections than a previous solution to this problem.
  • Keywords
    high level synthesis; multiprocessor interconnection networks; reconfigurable architectures; interconnection sharing; performance speedup; reconfigurable architectures; reconfigurable computing; reconfigurable datapath; Computer architecture; Digital systems; Hardware; High performance computing; Logic arrays; Logic design; Merging; Reconfigurable architectures; Reconfigurable logic; Software performance;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    System Synthesis, 2002. 15th International Symposium on
  • Conference_Location
    Kyoto, Japan
  • Print_ISBN
    1-58113-576-9
  • Type

    conf

  • Filename
    1227149