• DocumentCode
    397240
  • Title

    System-level modeling of a network switch SoC

  • Author

    Paul, JoAnn M. ; Andrews, Christopher P. ; Cassidy, Andrew S. ; Thomas, Donald E.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA, USA
  • fYear
    2002
  • fDate
    2-4 Oct. 2002
  • Firstpage
    62
  • Lastpage
    67
  • Abstract
    We present the modeling of the high-level design of a next generation network switch from the perspective of a Computer-Aided Design (CAD) team within the larger context of a design team consisting of an experienced network switch designer and an experienced VLSI hardware designer. After facilitating the design process, the CAD team observed how designers approach highlevel designs, beyond RTL. We motivate the need for CAD support that allows designers to effectively manipulate what we refer to as Memory Visualization Level (MVL) design.
  • Keywords
    high level synthesis; system-on-chip; CAD support; Computer Aided Design; SoC; VLSI hardware designer; design team; high-level design; network switch designer; Computational modeling; Computer networks; Design automation; Hardware; Next generation networking; Permission; Process design; Quality of service; Switches; Visualization;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    System Synthesis, 2002. 15th International Symposium on
  • Conference_Location
    Kyoto, Japan
  • Print_ISBN
    1-58113-576-9
  • Type

    conf

  • Filename
    1227153