DocumentCode
402603
Title
A programmable HIPPI interface for a graphics supercomputer
Author
Singh, Raj K. ; Tell, Stephen G. ; Bharrat, Shaun J. ; Becker, David ; Chi, Vernon L.
Author_Institution
Dept. of Comput. Sci., North Carolina Univ., Chapel Hill, NC, USA
fYear
1993
fDate
15-19 Nov. 1993
Firstpage
124
Lastpage
132
Abstract
As networks approach gigabit performance, supercomputer host interfaces are becoming the communication bottleneck. The Network Interface Unit (NIU) is a high-performance host interface for Pixel Planes 5, a custom graphics supercomputer. The design offers both performance and programmability through a balance of data-marshaling hardware and an embedded processor. The authors describe the NIU hardware and firmware architecture. They present some preliminary performance measurements and assess the applicability of this design for the targeted environment. They also comment on its suitability for other environments and outline plans for the future work.
Keywords
computer graphic equipment; local area networks; network interfaces; protocols; special purpose computers; NIU hardware; Network Interface Unit; Pixel Planes 5; communication bottleneck; custom graphics supercomputer; data-marshaling hardware; embedded processor; firmware architecture; gigabit performance; graphics supercomputer; high-performance host interface; programmable HIPPI interface; supercomputer host interfaces; Asynchronous transfer mode; Backplanes; Computer graphics; Computer networks; Hardware; Metacomputing; Microprogramming; Network interfaces; Protocols; Supercomputers;
fLanguage
English
Publisher
ieee
Conference_Titel
Supercomputing '93. Proceedings
ISSN
1063-9535
Print_ISBN
0-8186-4340-4
Type
conf
DOI
10.1109/SUPERC.1993.1263433
Filename
1263433
Link To Document