DocumentCode
403675
Title
Timing correction and optimization with adaptive delay sequential elements
Author
Rahimi, Kambiz ; Bridges, Seth ; Diorio, Chris
Author_Institution
Washington Univ., Seattle, WA, USA
Volume
2
fYear
2004
fDate
16-20 Feb. 2004
Firstpage
1416
Abstract
This paper introduces adaptive delay sequential elements (ADSEs). ADSEs are registers that use nonvolatile, floating-gate transistors to tune their internal clock delays. We propose ADSEs for correcting timing violations and optimizing circuit performance. We present an ADSE circuit example, system architecture, and tuning methodology. We present experimental results that demonstrate the correct operation of our example circuit and discuss the die-area impact of using ADSEs. Our experiments also show that voltage and temperature sensitivity of ADSEs are comparable to non-adaptive flip-flops.
Keywords
circuit optimisation; circuit tuning; clocks; flip-flops; sensitivity analysis; shift registers; timing circuits; transistors; adaptive delay sequential elements; circuit tuning; clock delays; clocks; floating gate transistors; nonadaptive flipflops; registers; system architecture; temperature sensitivity; timing correction; timing optimization; transistors; voltage sensitivity; Circuit optimization; Circuit testing; Clocks; Crosstalk; Delay; Electrons; Flip-flops; Timing; Tunneling; Voltage control;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN
1530-1591
Print_ISBN
0-7695-2085-5
Type
conf
DOI
10.1109/DATE.2004.1269114
Filename
1269114
Link To Document