• DocumentCode
    405745
  • Title

    Virtual core based synthesis of SoC architectures

  • Author

    Nishi, Hidetaka ; Muraoka, Michiaki ; Yokota, Hideo ; Hamada, Hiroyuki

  • Author_Institution
    Semicond. Technol. Acad. Res. Center, Yokohama, Japan
  • Volume
    1
  • fYear
    2003
  • fDate
    21-24 Oct. 2003
  • Firstpage
    35
  • Abstract
    The reuse of high-level design intellectual properties is indispensable to reduce SoC design time. It has been difficult for SoC designers to design and compare two or more SoC architectures in a given product design time. In this paper, we present a synthesis methodology of SoC architectures using Virtual Cores (VCores) to perform architectural explorations in a short period. The proposed synthesis methodology generates an initial architecture, which consists of a CPU, buses, I/Os, etc., and makes tradeoffs between hardware and software on mapped software VCores and hardware VCores models. The authors show the usefulness of the proposed method from the results of an architecture level design experiment.
  • Keywords
    hardware-software codesign; system-on-chip; SoC architectures; VCores; architecture level design experiment; high level design intellectual properties; mapped hardware VCores; mapped software VCores; product design time; system-on-chip; virtual core based synthesis;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    ASIC, 2003. Proceedings. 5th International Conference on
  • ISSN
    1523-553X
  • Print_ISBN
    0-7803-7889-X
  • Type

    conf

  • DOI
    10.1109/ICASIC.2003.1277485
  • Filename
    1277485