• DocumentCode
    405780
  • Title

    Reallocation and Rescheduling after floor-planning for timing optimization

  • Author

    Yunfeng Wang ; Jinian Bian ; Qiang Wu ; Heng Hu

  • Author_Institution
    Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
  • Volume
    1
  • fYear
    2003
  • fDate
    21-24 Oct. 2003
  • Firstpage
    212
  • Abstract
    As the dimension of integrated circuits proceeds into deep sub-micron level, interconnect delay is playing a dominant role in total delay of a circuit. The result of high-level synthesis is often violated by interconnect-delay in physical design phase, especially in timing aspect. Reallocation and Rescheduling after floor-plan can be very helpful to the delay optimization of physical design. A force-balance based interconnect-delay driven algorithm for reallocation and rescheduling (FIDER) is presented in this paper. The delay of interconnect wire is specially attended in this algorithm. In this algorithm, a reallocation process is first engaged after floor-planning, in order to erase those data-paths which do not satisfy the timing constraint. A rescheduling process will be engaged if this reallocation process is not successfully finished. A HLS system, TUSYN, is also presented as the background knowledge of the algorithm.
  • Keywords
    circuit optimisation; delays; high level synthesis; integrated circuit interconnections; integrated circuit layout; timing; FIDER algorithm; HLS system; TUSYN; deep submicron level; delay optimization; floor planning; force balance based interconnect delay driven algorithm; high level synthesis; integrated circuits; physical design phase; reallocation process; rescheduling process; timing constraint; timing optimization;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    ASIC, 2003. Proceedings. 5th International Conference on
  • ISSN
    1523-553X
  • Print_ISBN
    0-7803-7889-X
  • Type

    conf

  • DOI
    10.1109/ICASIC.2003.1277526
  • Filename
    1277526