• DocumentCode
    40851
  • Title

    Modeling of Drain Electric Flux Passing Through the BOX Layer in SoI MOSFETs—Part I: Preparation for Modeling Based on Conformal Mapping

  • Author

    Yamada, Tomoaki ; Hanajiri, Tatsuro ; Toyabe, Toru

  • Author_Institution
    Bio-Nano Electron. Res. Centre, Toyo Univ., Kawagoe, Japan
  • Volume
    61
  • Issue
    9
  • fYear
    2014
  • fDate
    Sept. 2014
  • Firstpage
    3023
  • Lastpage
    3029
  • Abstract
    Silicon-on-insulator (SoI) technology has been reported as a technique to improve electrical characteristics over those of bulk MOSFETs. However, this approach results in the disadvantage of increased drain-induced barrier lowering (DIBL) due to drain electric flux (or field) passing through the buried oxide (BOX) layer. Against such a background, the development of a method to easily estimate the amount of this electric flux is expected to support the prediction of BOX-related DIBL. This paper involved the investigation of a model-derived analytically using conformal mapping techniques to represent the amount of flux in subthreshold regions of ground-plane SoI MOSFETs. To create the model, this paper was divided into two parts. In Part I, as preparation for model development, the relationships between coordinates in MOSFETs and potential/stream function were derived using conformal mapping, and related validity was verified. In Part II, the model´s development was considered based on these relationships, and its validity was also verified.
  • Keywords
    MOSFET; conformal mapping; semiconductor device models; silicon-on-insulator; BOX layer; DIBL; buried oxide layer; conformal mapping techniques; drain electric flux modeling; drain-induced barrier lowering; electrical characteristics; ground-plane SoI MOSFETs; potential-stream function; silicon-on-insulator technology; subthreshold regions; Approximation methods; Conformal mapping; Electric potential; Equations; Logic gates; MOSFET; Mathematical model; Buried oxide (BOX); conformal mapping; drain-induced barrier lowering (DIBL); electric field; electric flux; parasitic capacitance; relative permittivity; short channel effect; silicon on sapphire; silicon-on-insulator (SoI) technology; silicon-on-insulator (SoI) technology.;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/TED.2014.2325595
  • Filename
    6827178