DocumentCode
41053
Title
Variability Aware Simulation Based Design- Technology Cooptimization (DTCO) Flow in 14 nm FinFET/SRAM Cooptimization
Author
Asenov, Asen ; Cheng, Binjie ; Xingsheng Wang ; Brown, Andrew Robert ; Millar, Campbell ; Alexander, Craig ; Amoroso, Salvatore Maria ; Kuang, Jente B. ; Nassif, Sani R.
Author_Institution
Gold Stand. Simulations Ltd., Glasgow, UK
Volume
62
Issue
6
fYear
2015
fDate
Jun-15
Firstpage
1682
Lastpage
1690
Abstract
In this paper, we use an automated tool flow in a 14 nm CMOS fin-shaped field-effect transistor (FinFET)/ static random access memory (SRAM) simulation-based design-technology cooptimization (DTCO) including both process-induced and intrinsic statistical variabilities. A 22 nm FinFET CMOS technology is used to illustrate the sensitivity to process-induced fin shape variation and to motivate this paper. Predictive Technology Computer Aided Design (TCAD) simulations have been carried out to evaluate the transistor performance ahead of silicon. Draft-diffusion simulations calibrated to the ensemble Monte Carlo simulation results are used to explore the process and the statistical variability space. This has been enabled by the automation of the tool flow and the dataset handling. The interplay between the process and the statistical variability has been examined in details. A two-stage compact model strategy is used to capture the interplay between process and statistical variability. To close the DTCO loop, the static noise margin and write noise margin sensitivity to cell design parameters and variability in FinFET-based SRAM designs are studied in details.
Keywords
CMOS integrated circuits; MOSFET; SRAM chips; elemental semiconductors; optimisation; semiconductor device models; silicon; technology CAD (electronics); CMOS fin-shaped field-effect transistor; DTCO flow; FinFET CMOS technology; FinFET-SRAM cooptimization; Si; TCAD; automated tool flow; design-technology cooptimization flow; draft-diffusion simulations; intrinsic statistical variability; predictive technology computer aided design; process-induced variability; silicon; size 14 nm; size 22 nm; static noise margin; static random access memory; statistical variability space; two-stage compact model; variability aware simulation; write noise margin; FinFETs; Integrated circuit modeling; Logic gates; Random access memory; Semiconductor device modeling; Shape; Circuit simulation; Monte Carlo; TCAD; compact model; design-technology cooptimization (DTCO); fin-shaped field-effect transistor (FinFET); static random access memory (SRAM); variability; variability.;
fLanguage
English
Journal_Title
Electron Devices, IEEE Transactions on
Publisher
ieee
ISSN
0018-9383
Type
jour
DOI
10.1109/TED.2014.2363117
Filename
6955786
Link To Document