Title :
A Low-Cost, Systematic Methodology for Soft Error Robustness of Logic Circuits
Author :
Kai-Chiang Wu ; Marculescu, Diana
Author_Institution :
Carnegie Mellon Univ., Pittsburgh, PA, USA
Abstract :
Due to current technology scaling trends such as shrinking feature sizes and decreasing supply voltages, circuit reliability is becoming more susceptible to radiation-induced transient faults (soft errors). Soft errors, which have been a great concern in memories, are now a main factor in reliability degradation of logic circuits as well. In this paper, we present a systematic and integrated methodology for circuit robustness to soft errors. The proposed soft error rate (SER) reduction framework, based on redundancy addition and removal (RAR), aims at eliminating those gates with large contribution to the overall SER. Several metrics and constraints are introduced to guide the RAR-based approach toward SER reduction. Furthermore, we integrate a resizing strategy into our framework, as post-RAR additive SER optimization. The strategy can identify most critical gates to be upsized and thereby, minimize area and power overheads while maintaining a high level of soft error robustness. Experimental results show that the proposed RAR-based framework can achieve up to 70% reduction in output failure probability. On average, about 23% SER reduction is obtained with less than 4% area overhead.
Keywords :
failure analysis; integrated circuit reliability; logic circuits; optimisation; probability; radiation hardening (electronics); SER reduction framework; circuit reliability; failure probability; feature sizes; logic circuits; post-RAR additive SER optimization; radiation-induced transient faults; redundancy addition and removal-based approach; soft error rate reduction framework; soft error robustness; supply voltages; Attenuation; Delay; Logic gates; Redundancy; Robustness; Systematics; Wires; Gate resizing; redundancy addition and removal; reliability; soft error robustness; soft errors;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2012.2184145