• DocumentCode
    418459
  • Title

    An efficient architecture for color space conversion using Distributed Arithmetic

  • Author

    Bensaali, F. ; Amira, A. ; Bouridane, A.

  • Author_Institution
    Sch. of Comput. Sci., Queen´´s Univ., Belfast, UK
  • Volume
    2
  • fYear
    2004
  • fDate
    23-26 May 2004
  • Abstract
    The convergence of computers, the Internet and a wide variety of video devices, all using different color representations, is forcing the digital designers today to convert between them. The objective is to have a common color space that all inputs are converted to before algorithms and processes are executed. This paper presents a novel architecture for efficient implementation of a color space conversion suitable for Field Programmable Gate Array (FPGAs) and VLSI. The proposed architecture is based on Distributed Arithmetic (DA) ROM accumulator principles. In addition, it is fully pipelined, platform independent, has a low latency (8 cycles) and a high throughput rate.
  • Keywords
    VLSI; distributed arithmetic; field programmable gate arrays; image colour analysis; pipeline processing; read-only storage; FPGA; Internet; ROM accumulator principles; VLSI; color space conversion; colour model; digital designers; distributed arithmetic; field programmable gate array; image colour analysis; pipeline processing; throughput rate; video devices; Arithmetic; Color; Computer architecture; Convergence; Delay; Field programmable gate arrays; Internet; Read only memory; Throughput; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
  • Print_ISBN
    0-7803-8251-X
  • Type

    conf

  • DOI
    10.1109/ISCAS.2004.1329259
  • Filename
    1329259