• DocumentCode
    418492
  • Title

    Arbitrate-and-move primitives for high throughput on-chip interconnection networks

  • Author

    Balkan, Aydin O. ; Qu, Gang ; Vishkin, Uzi

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Maryland Univ., College Park, MD, USA
  • Volume
    2
  • fYear
    2004
  • fDate
    23-26 May 2004
  • Abstract
    An n-leaf pipelined balanced binary tree is used for arbitration of order and movement of data from n input ports to one output port. A novel arbitrate-and-move primitive circuit for every node of the tree, which is based on a concept of reduced synchrony that benefits from attractive features of both asynchronous and synchronous designs, is presented. The design objective of the pipelined binary tree is to provide a key building block in a high-throughput mesh-of-trees interconnection network for Explicit Multi Threading (XMT) architecture, a recently introduced parallel computation framework. The proposed reduced synchrony circuit was compared with asynchronous and synchronous designs of arbitrate-and-move primitives. Simulations with 0.18 μm technology show that compared to an asynchronous design, the proposed reduced synchrony implementation achieves a higher throughput, up to 2 Giga-Requests per second on an 8-leaf binary tree. Our circuit also consumes less power than the synchronous design, and requires less silicon area than both the synchronous and asynchronous designs.
  • Keywords
    asynchronous circuits; circuit simulation; interconnections; multi-threading; pipeline processing; system-on-chip; tree data structures; 8 leaf binary tree; arbitrate-and-move primitive circuit; asynchronous arbiter circuit; explicit multithreading architecture; mesh-of-trees interconnection network; n-leaf pipelined balanced binary tree; power consumption; reduced synchrony circuit; synchronous arbiter circuit; Binary trees; Circuit simulation; Computational modeling; Computer architecture; Computer networks; Concurrent computing; Multiprocessor interconnection networks; Network-on-a-chip; Silicon; Throughput;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
  • Print_ISBN
    0-7803-8251-X
  • Type

    conf

  • DOI
    10.1109/ISCAS.2004.1329303
  • Filename
    1329303