DocumentCode
423266
Title
An efficient computational method and a VLSI architecture for digital filtering of CP-OFDM signals
Author
Fotopoulou, Eleni ; Paliouras, Vassilis
Author_Institution
Dept. of Electr. & Comput. Eng., Patras Univ., Greece
Volume
4
fYear
2004
fDate
29 Nov.-3 Dec. 2004
Firstpage
2393
Abstract
This paper introduces an efficient computational technique for orthogonal frequency division multiplexing (OFDM) based modem design with digital filters and discusses the corresponding VLSI architecture issues. General conditions are introduced, under which the proposed technique is applicable. The proposed technique is demonstrated by detailing the implementation of a 64-point, radix-4 pipelined FFT in combination with a parallel digital filter architecture. By exploiting the redundancy into the cyclic prefix part of the OFDM symbol, the computational load of the transmitter is reduced by 20% for cases of practical interest. The radix-r N-point FFT case is examined.
Keywords
OFDM modulation; VLSI; convolution; digital filters; dispersive channels; fast Fourier transforms; pipeline arithmetic; CP-OFDM signals; OFDM based modem; OFDM symbol cyclic prefix redundancy; OFDM transmitter; VLSI architecture; convolution; digital filtering; dispersive channel; parallel digital filters; radix-4 pipelined FFT; raised-cosine filter; Computer architecture; Digital filters; Filtering; Interference; Modems; OFDM modulation; Signal design; Transmitters; Very large scale integration; Wireless communication;
fLanguage
English
Publisher
ieee
Conference_Titel
Global Telecommunications Conference, 2004. GLOBECOM '04. IEEE
Print_ISBN
0-7803-8794-5
Type
conf
DOI
10.1109/GLOCOM.2004.1378436
Filename
1378436
Link To Document