DocumentCode
427133
Title
A novel hardware accelerator architecture for MPEG-2/4 AAC encoder
Author
Lu, Yan-Chen ; Shen, Chm-Fu ; Chen, Chi-Kuang
Author_Institution
Vivotek Inc., Taipei
Volume
2
fYear
2004
fDate
30-30 June 2004
Firstpage
1139
Abstract
A VLSI architecture for the MPEG-2/4 AAC encoding accelerator is proposed This hardware IP is an AMBA AHB peripheral component that can easily integrate with any other RISC based SoC platform. Preserving the flexibility of library development and achieving an area cost-efficient acceleration, the quantisation rate-loop module is targeted to be the processing function. In the design, an easy Huffman codebook search method is also developed for the viability of hardware realization. The final work has been verified in an FPGA and synthesized to a 0.18 mum standard cell library. It can speed up an audio recording application by 1.5-times and achieve a real-time encoding for stereo 44.1 kHz PCM data with additional 160 MHz ARM core
Keywords
Huffman codes; VLSI; audio coding; audio recording; code standards; field programmable gate arrays; pulse code modulation; real-time systems; table lookup; AAC encoding accelerator; AMBA AHB peripheral component; ARM core; FPGA; Huffman codebook search method; MPEG Advanced Audio Coding; MPEG-2; MPEG-4; PCM; RISC based SoC platform; VLSI architecture; audio recording; quantisation rate-loop module; real-time stereo encoding; speed up; standard cell library; Acceleration; Accelerator architectures; Encoding; Field programmable gate arrays; Hardware; Libraries; Quantization; Reduced instruction set computing; Search methods; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Multimedia and Expo, 2004. ICME '04. 2004 IEEE International Conference on
Conference_Location
Taipei
Print_ISBN
0-7803-8603-5
Type
conf
DOI
10.1109/ICME.2004.1394418
Filename
1394418
Link To Document