• DocumentCode
    430236
  • Title

    A fast lithography verification framework for litho-friendly layout design

  • Author

    Ban, Yong-Chan ; Choi, Soo-Han ; Lee, Ki-Hung ; Kim, Dong-Hyun ; Hong, Ji-Suk ; Kim, Yoo-Hyon ; Yoo, Moon-Hyun ; Kong, Jeong-Taek

  • Author_Institution
    Semicond. R&D Center, Samsung Electron. Co. Ltd., Gyeonggi-Do, South Korea
  • fYear
    2005
  • fDate
    21-23 March 2005
  • Firstpage
    169
  • Lastpage
    174
  • Abstract
    The increase in pattern complexity due to optical proximity correction (OPC), the tight requirements for critical dimension (CD) control and the difficulties in defect inspections make IC manufacture more expensive. To alleviate the high cost, manufacturing requirements must be handled at the design stage to improve the quality and yield of ICs. We demonstrate the extraction of critical areas for detecting failures and a new lithography simulation method for full-chip level optical proximity corrected layout. The methodology has been used in our mask verification process that is called litho-friendly layout (LFL). For the critical area extraction, we present three approaches using process window, normalized image log-slope (NILS) and edge placement error (EPE). For full-chip level simulation, we introduce an automatic calibration method for simulation process parameters, a mask decomposition method and a selective simulation method. The verification process includes lithography process simulation, print-image based LVS (layout vs. schematic) and DRC (design rule check). We also demonstrate that LFL can provide guidelines for better OPC of sub-80 nm processes.
  • Keywords
    design for manufacture; image matching; integrated circuit layout; integrated circuit yield; photolithography; DFM; IC quality; IC yield; critical dimension control; defect inspection; design for manufacturability; design rule check; edge placement error; full-chip level optical proximity corrected layout; image matching; litho-friendly layout design; lithography verification framework; mask decomposition method; mask verification process; normalized image log-slope; optical proximity correction; pattern complexity; photomask; process window; selective simulation method; Calibration; Costs; Inspection; Lithography; Optical control; Optical design; Semiconductor device manufacture; Silicon; Solid modeling; Virtual manufacturing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Quality of Electronic Design, 2005. ISQED 2005. Sixth International Symposium on
  • Print_ISBN
    0-7695-2301-3
  • Type

    conf

  • DOI
    10.1109/ISQED.2005.5
  • Filename
    1410578