DocumentCode
430732
Title
Automatic protocol translation and template based interface synthesis for IP reuse in SoC
Author
Hwang, Yin-Tsung ; Lin, Sung-Chun
Author_Institution
Dept. of Electron. Eng., Nat. Yunlin Univ. of Sci. & Technol., Taiwan
Volume
1
fYear
2004
fDate
6-9 Dec. 2004
Firstpage
565
Abstract
Reuse of intellectual property (IP) is crucial in SoC design. The discrepancies in interface logic and communication/bus protocols among IPs, however, remain as the main obstacle in system integration. We examine the interface logic generation problem and propose a novel scheme to automate the process. The scheme consists of an automatic communication/bus protocol translation and a template based interface logic/bus wrapper generation. Real case test bench, e.g. AHB in AMBA v.s. BVCI in VCI was applied to verify the correctness and the efficiency of the generated interface. The design is also implemented in FPGA and incurred interface circuitry overhead is small.
Keywords
circuit layout CAD; field programmable gate arrays; industrial property; integrated circuit layout; protocols; system buses; system-on-chip; AHB; AMBA; BVCI; FPGA; IP reuse; SoC design; VCI; automatic protocol translation; bus protocols; communication protocols; intellectual property; interface bus wrapper generation; interface logic generation problem; interface logic wrapper generation; interface synthesis; protocol template; system integration; Automata; Automatic logic units; Bridge circuits; Circuit testing; Design engineering; Electronics packaging; Intellectual property; Libraries; Protocols; Space exploration;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2004. Proceedings. The 2004 IEEE Asia-Pacific Conference on
Print_ISBN
0-7803-8660-4
Type
conf
DOI
10.1109/APCCAS.2004.1412825
Filename
1412825
Link To Document