• DocumentCode
    433168
  • Title

    Implementation of JPEG2000 arithmetic decoder using dynamic reconfiguration of FPGA

  • Author

    Bouchoux, Sophie ; Bourennane, El-Bay ; Paindavoine, Michel

  • Author_Institution
    LE2I, Univ. of Burgundy, Dijon, France
  • Volume
    4
  • fYear
    2004
  • fDate
    24-27 Oct. 2004
  • Firstpage
    2841
  • Abstract
    This paper describes implementation of a part of JPEG2000 algorithm (MQ-Decoder and arithmetic decoder) on a FPGA board using dynamic reconfiguration. Comparison between static and dynamic reconfiguration is presented and new analysis criteria (time performance, logic cost, spatio-temporal efficiency) are defined. MQ-decoder and arithmetic decoder can be classified in the most attractive case for dynamic reconfiguration implementation: applications without parallelism by functions. This implementation is done on an architecture designed to study dynamic reconfiguration of FPGAs: the ARDOISE architecture. The implementation obtained, based on four partial configurations of arithmetic decoder allows reducing significantly the number of logic cells (57%) in comparison with static implementation.
  • Keywords
    arithmetic codes; data compression; decoding; field programmable gate arrays; image coding; ARDOISE architecture; FPGA; JPEG2000 arithmetic decoder; MQ-decoder; dynamic reconfiguration; field programmable gate array; logic cell; Arithmetic; Biomedical imaging; Costs; Decoding; Field programmable gate arrays; Image coding; Performance analysis; Reconfigurable logic; Satellites; Transform coding;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Image Processing, 2004. ICIP '04. 2004 International Conference on
  • ISSN
    1522-4880
  • Print_ISBN
    0-7803-8554-3
  • Type

    conf

  • DOI
    10.1109/ICIP.2004.1421696
  • Filename
    1421696