• DocumentCode
    435729
  • Title

    CMOS nanoelectronics devices for the end of the roadmap and beyond

  • Author

    Deleonibus, S.

  • Author_Institution
    CEA-LETL/NANOTEC, Grenoble, France
  • Volume
    1
  • fYear
    2004
  • fDate
    18-21 Oct. 2004
  • Firstpage
    240
  • Abstract
    Innovations in electronics history have been possible because of the strong association of devices and materials research. The demand for low voltage, low power and high performance are the great challenges for engineering of sub 50nm gate length CMOS devices. Functional CMOS devices in the range of 5 nm channel length have been demonstrated. The alternative architectures allowing to increase devices drivability and reduce power are reviewed through the issues to address in gate/channel and substrate, gate dielectric as well as source and drain engineering. HiK gate dielectric and metal gate are among the most strategic options to consider for power consumption and low supply voltage management. It will be very difficult to compete with CMOS logic because of the low series resistance required to obtain high performance. By introducing new materials (Ge, diamond/graphite Carbon, HiK, ...), Si based CMOS will be scaled beyond the ITRS as the future system-on-chip platform integrating new disruptive devices. The control of low power dissipation and short channel effects together with high performance will be the major challenge.
  • Keywords
    CMOS integrated circuits; innovation management; low-power electronics; nanoelectronics; system-on-chip; 5 nm; 50 nm; CMOS logic; CMOS nanoelectronics devices; Ge; Si; devices drivability; diamond; electronics history; gate dielectric; graphite carbon; innovations; low power electronics; low supply voltage management; metal gate; power consumption; power dissipation; short channel effects; system-on-chip; Dielectric devices; Dielectric substrates; Energy consumption; Energy management; History; Low voltage; Nanoelectronics; Power engineering and energy; Power system management; Technological innovation;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Solid-State and Integrated Circuits Technology, 2004. Proceedings. 7th International Conference on
  • Print_ISBN
    0-7803-8511-X
  • Type

    conf

  • DOI
    10.1109/ICSICT.2004.1434996
  • Filename
    1434996