Title :
A Band-Reject Nested-PLL Clock Cleaner Using a Tunable MEMS Oscillator
Author :
Pardo, M. ; Ayazi, Farrokh
Author_Institution :
Electr. & Electron. Eng. Dept., Univ. del Norte, Barranquilla, Colombia
Abstract :
This paper presents the Band-Reject Nested-PLL (BRN-PLL) scheme that simultaneously improves filtering of a noisy input signal and relaxes the requirements for the loop bandwidth. As the architecture employs a modified PLL as a divider of another PLL, a stability analysis is presented to demonstrate suitable operation. The BRN-PLL close-to-carrier output noise is dominated by the PFD/CP of the inner PLL and the far-from-carrier output noise is dominated by the LO of the outer PLL. The PFD/CP noise can be reduced by approximately 20 dB when the output is disconnected from the VCO during idle states, and a low noise floor is achieved using a passively biased double-switching pair LC VCO. Additionally, to maintain lower integrated phase noise, the proposed scheme uses a high- Q MEMS-based VCO to effectively smoothen the transition of the response between the two dominant noise sources. Absolute figures equal to -105 dBc/Hz at 1 kHz and -155 dBc/Hz at 10 MHz are measured from a 104 MHz clock-cleaner.
Keywords :
micromechanical resonators; phase locked loops; phase noise; voltage-controlled oscillators; BRN PLL close to carrier output noise; band reject nested PLL clock cleaner; frequency 10 MHz; frequency 104 MHz; high Q MEMS based VCO; integrated phase noise; loop bandwidth; low noise floor; modified PLL; noisy input signal; passively biased double switching pair LC VCO; stability analysis; tunable MEMS oscillator; Clocks; Noise; Phase frequency detector; Phase locked loops; Stability analysis; Transfer functions; Voltage-controlled oscillators; Band rejection; Bode plots; LC VCO; MEMS resonator; Nyquist stability criterion; PLL; pole-zero locations; switching network;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2013.2284186