• DocumentCode
    437886
  • Title

    CDF level 2 trigger upgrade - the Pulsar project

  • Author

    Bogdan, Martin ; Fedorko, W. ; Frisch, Henry ; Hahn, Karla ; Hakala, M. ; Keener, P. ; Kim, Youngjae ; Kroll, Josiane ; Lewis, Jessica ; Lin, Chong ; Liu, Tiegen ; Neu, C. ; Pitkanen, M. ; Rusu, Virginica ; Sanders, H. ; Van Berg, R. ; Wilson, P. ; Wittic

  • Author_Institution
    Chicago Univ., IL, USA
  • Volume
    2
  • fYear
    2004
  • fDate
    16-22 Oct. 2004
  • Firstpage
    1072
  • Abstract
    The CDF data acquisition and trigger system is being upgraded to significantly increase the bandwidth for the upcoming high luminosity running of the Tevatron Collider (run IIb). This paper focuses on the upgrade for the level 2 (L2) trigger decision crate. This crate is at the heart of the L2 trigger system and has to interface with many different subsystems both upstream and downstream. The challenge of this upgrade is to have a uniform design to be able to interface with many different data paths upstream, merge and process the data at high speed for fast L2 trigger decision making, and minimize the impact on the running CDF experiment during the commissioning phase. In order to meet this challenge, the design philosophy of the upgrade is to use one type of general purpose motherboard, with a few powerful modern FPGAs and SRAMs, to interface any user data with any industrial standard link through the use of mezzanine cards. This general purpose motherboard, named "Pulsar" (PULSer And Recorder), is fully self-testable at board level as well as at system level. CERN S-LINK is chosen to allow Pulsar to communicate with commodity processors via high bandwidth, low latency S-LINK-to-PCI cards. Knowledge gained by using S-LINK at CDF will be transferable to and from the LHC community.
  • Keywords
    nuclear electronics; particle detectors; CDF data acquisition system; CDF experiment; CDF level 2 trigger upgrade; CERN S-LINK; FPGA; Pulsar motherboard; Pulsar project; SRAM; Tevatron Collider; commodity processors; data paths; general purpose motherboard; high bandwidth low latency S-LINK-PCI cards; high luminosity running; industrial standard link; mezzanine cards; pulser-recorder motherboard; trigger decision crate; trigger decision making; user data; Bandwidth; Buffer storage; Built-in self-test; Data acquisition; Decision making; Delay; Detectors; Field programmable gate arrays; Heart; Large Hadron Collider;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Nuclear Science Symposium Conference Record, 2004 IEEE
  • ISSN
    1082-3654
  • Print_ISBN
    0-7803-8700-7
  • Electronic_ISBN
    1082-3654
  • Type

    conf

  • DOI
    10.1109/NSSMIC.2004.1462389
  • Filename
    1462389