• DocumentCode
    438394
  • Title

    Analysis of buffered hybrid structured clock networks

  • Author

    Zou, Yi ; Zhou, Qiang ; Cai, Yici ; Hong, Xianlong ; Tan, Sheldon X -D

  • Author_Institution
    Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
  • Volume
    1
  • fYear
    2005
  • fDate
    18-21 Jan. 2005
  • Firstpage
    93
  • Abstract
    This paper presents a novel approach for fast transient analysis of buffered hybrid structured clock networks. The new method applies structure reduction and relaxed hierarchical analysis methods to reduce the circuit complexity and speedup the simulation. A simple controlled sources model is used for modeling clock buffers to deal with nonlinearity in the buffered clock trees. Our experiment results show that the proposed algorithm is about two orders of magnitude faster than HSPICE without loss on accuracy and stability. The relatively errors on delay times are within a few percent of the exact ones.
  • Keywords
    VLSI; buffer circuits; circuit complexity; clocks; transient analysis; HSPICE; buffered clock networks; buffered clock trees; circuit complexity; clock buffers; delay times; hybrid structured clock networks; relaxed hierarchical analysis method; structure reduction; transient analysis; Analytical models; Circuit simulation; Clocks; Computational modeling; Delay; Integrated circuit interconnections; Inverters; Semiconductor device modeling; Transient analysis; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
  • Print_ISBN
    0-7803-8736-8
  • Type

    conf

  • DOI
    10.1109/ASPDAC.2005.1466137
  • Filename
    1466137