Title :
A robust analogue interface system for sub-micron CMOS video DSP
Author :
Redman-White, W. ; Duffee, R. ; Bramwell, S. ; Rijns, H. ; James, S. ; Tijou, J. ; van der Weide, G.
Abstract :
This paper describes the front-end architecture for a fully integrated low voltage CMOS video DSP function, including AGC, equalisation, clamping, sync and A/D conversion. Attention is paid to minimising the influence of substrate and power supply noise despite a large digital part with differing clock domains. The system maximises the available dynamic range in the 3.3V supply, with several high bandwidth rail-to-rail functions. A novel arrangement with high noise immunity level estimators is used to clamp the video in the middle of the dynamic range of the AGC input, hence minimising the amplification of unwanted DC components. Extensive mixed signal test facilities are also included in the design. The chip is fabricated in 0.5µ CMOS, and operates from a single 3.3V supply.
Keywords :
Bandwidth; Clamps; Clocks; Digital signal processing; Dynamic range; Low voltage; Noise level; Noise robustness; Power supplies; Test facilities;
Conference_Titel :
Solid-State Circuits Conference, 1997. ESSCIRC '97. Proceedings of the 23rd European
Conference_Location :
Southampton, UK