• DocumentCode
    439269
  • Title

    A multimedia-oriented embedded RISC processor with a rambus DRAM controller

  • Author

    Suzuki, Kazumasa ; Daito, Masayuki ; Inoue, Tomoo ; Naehara, Kouhel ; Nomura, Masahiro ; Iima, Tomofumi ; Fukuda, Terumi

  • Author_Institution
    NEC Corporation, Sagamihara, Japan
  • fYear
    1998
  • fDate
    22-24 Sept. 1998
  • Firstpage
    144
  • Lastpage
    147
  • Abstract
    We have developed a 0.25-µm 200-MHz embedded RISC processor for multimedia applications. This processor has a dual-issue superscaler datapath that consists of a 32-bit integer unit and a 64-bit SIMD function unit, and it achieves 2000-MOPS performance. An on-chip Concurrent Rambus DRAM (C-RDRAM) controller increases memory bandwidth to 533 Mbyte/s through the Rambus channel using interleaved transaction. The controller also reduces latency using the transaction interleaving and instruction prefetching. A 64-bit 200-MHz internal bus transmits the data between the CPU core, the C-RDRAM, and the peripherals. These high-data-rate channels increase the performance of the CPU because they eliminate a bottleneck in the data supply.
  • Keywords
    Bandwidth; Central Processing Unit; Costs; Delay; Interleaved codes; National electric code; Prefetching; Random access memory; Reduced instruction set computing; System buses;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Solid-State Circuits Conference, 1998. ESSCIRC '98. Proceedings of the 24th European
  • Type

    conf

  • DOI
    10.1109/ESSCIR.1998.186229
  • Filename
    1470986