DocumentCode :
439530
Title :
A 2GHz low-distortion low-noise two-stage LNA employing low-impedance bias terminations and optimum inter-stage match for linearity
Author :
Shah, Peter ; Gazzerro, Peter ; Aparin, Vladimir ; Sridhara, Ravi ; Narathong, Chiewcharn
Author_Institution :
Qualcomm Inc, San Diego, CA
fYear :
2000
fDate :
19-21 Sept. 2000
Firstpage :
308
Lastpage :
311
Abstract :
A two-stage stacked high IIP3 LNA with low current consumption is presented. Low-impedance bias terminations and optimum inter-stage match are used for IIP3 enhancement. A new graphical design technique is introduced for optimising the linearity trade-offs in two-stage amplifiers and for optimising the on-chip interstage matching network. Also, novel active circuits for bias modulation suppression are discussed. The LNA has been fabricated in a commercial SiGe BiCMOS technology, and measurement results are presented.
Keywords :
Circuits; Design optimization; Energy consumption; Feedback; Impedance; Inductors; Linearity; Noise figure; Radio frequency; Termination of employment;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2000. ESSCIRC '00. Proceedings of the 26rd European
Conference_Location :
Stockholm, Sweden
Type :
conf
Filename :
1471273
Link To Document :
بازگشت