DocumentCode :
439569
Title :
An analogue delay line for virtual clock enhancement in DDS
Author :
Richter, R. ; Jentschel, H.-J.
Author_Institution :
TU Dresden, Germany
fYear :
2000
fDate :
19-21 Sept. 2000
Firstpage :
476
Lastpage :
479
Abstract :
In this paper we describe an analogue delay line (DL) used for virtual clock enhancement in a direct digital synthesis (DDS). The novelty of the proposed method consists in an immediate application of the output signal of the phase accumulator for the generation of the desired frequency. In contrast to the conventional approach of frequency generation by means of DDS the use of a fast ROM for storing the sine table and a DAC will be avoided. To get the necessary spectral purity of the generated frequency additional digital signal processing (DSP) based on a delay-locked loop (DLL), dithering and noise shaping is applied. The realisation of the DLL and the consequences of non-linear effects within the DL to the spectral performance of the DDS are explained.
Keywords :
Circuits; Clocks; Delay lines; Digital signal processing; Frequency; Inverters; Noise shaping; Read only memory; Signal generators; Signal synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2000. ESSCIRC '00. Proceedings of the 26rd European
Conference_Location :
Stockholm, Sweden
Type :
conf
Filename :
1471313
Link To Document :
بازگشت