DocumentCode :
439641
Title :
Reduction of interconnect delay by exploiting cross-talk
Author :
Van Dijk, Steven ; Hély, David
Author_Institution :
Philips Research Laboratories Eindhoven, The Netherlands
fYear :
2001
fDate :
18-20 Sept. 2001
Firstpage :
301
Lastpage :
304
Abstract :
Usually it is thought that cross-talk is deleterious for signal integrity. However, by propagating the same signal over aggressor and victim wires, the victim wire delay is minimised because its lateral capacitance to the aggressors is virtually reduced at the spatial position of the travelling waves. We exploit this cross-talk property to build a 3-wire scheme for interconnect delay reduction, which we also refer to as the booster approach. This approach was experimentally verified on a test-chip, fabricated in a 0.18µm CMOS technology. We observed a 5x-delay reduction over the nominal wire delay. Based on simulations, we further provide a comparison of this novel approach to other well-known approaches like repeater insertion and the fat-wire approach.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2001. ESSCIRC 2001. Proceedings of the 27th European
Conference_Location :
Villach, Austria
Type :
conf
Filename :
1471393
Link To Document :
بازگشت