• DocumentCode
    439664
  • Title

    A 30 MHz DDS clock generator with 8-bit, 130 ps delay generator and -50 dBc spurious level

  • Author

    Heiskanen, Antti ; Mäntyniemi, Antti ; Rahkonen, Timo

  • Author_Institution
    University of Oulu, Oulu, Finland
  • fYear
    2001
  • fDate
    18-20 Sept. 2001
  • Firstpage
    401
  • Lastpage
    404
  • Abstract
    A 30 MHz DDS clock generator circuit with time domain interpolation and-50 dBc spurious signal level has been designed. The sine look-up-table and D/A converter of the conventional DDS are replaced by a three-step digitally programmable delay generator with 130 ps resolution and 100 ps INL. This increases the effective sampling frequency to 7.68 GHz, so that no reconstruction filter is needed to create output square wave clock signal in the range of 0-15 MHz. The core size of the 0.35µm CMOS circuit is 0.3 mm2and it consumes 5-10 mA from a single 2.8 V supply.
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Solid-State Circuits Conference, 2001. ESSCIRC 2001. Proceedings of the 27th European
  • Conference_Location
    Villach, Austria
  • Type

    conf

  • Filename
    1471418