• DocumentCode
    4422
  • Title

    Voltage Balancing and Commutation Suppression in Symmetrical Cascade Multilevel Converters for Power Quality Applications

  • Author

    de Alvarenga, Marcos Balduino ; Antenor Pomilio, Jose

  • Author_Institution
    Fed. Inst. of Educ., Sci. & Technol. of Tocantins (IFTO), Palmas, Brazil
  • Volume
    61
  • Issue
    11
  • fYear
    2014
  • fDate
    Nov. 2014
  • Firstpage
    5996
  • Lastpage
    6003
  • Abstract
    This paper presents a modulation strategy for symmetrical cascaded multilevel converters that simultaneously balances the individual DC voltages and reduces switching losses by eliminating redundant or unnecessary commutations. The voltage regulation is based on a 1-bit digital signal indicating whether the DC link voltage of each H-bridge is above or below the set point. The system command identifies commutations that can be suppressed without causing output voltage distortion, thus reducing converter losses. The voltage balancing is reached by postponing each switching commutation for a short lapse of time. Simulation and experimental results for an active filter application validate the proposed methods.
  • Keywords
    power supply quality; switching convertors; voltage control; DC link voltage; active filter; commutation suppression; digital signal; modulation strategy; output voltage distortion; power quality applications; switching converter loss reduction; symmetrical cascade multilevel converters; voltage balancing; voltage regulation; Active filters; Capacitors; Delays; Power harmonic filters; Switches; Voltage control; Voltage measurement; Cascade multilevel converter; switching pulse suppression; voltage balancing;
  • fLanguage
    English
  • Journal_Title
    Industrial Electronics, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0046
  • Type

    jour

  • DOI
    10.1109/TIE.2014.2308157
  • Filename
    6748047