DocumentCode :
450380
Title :
Issues in IC Implementation of High Level, Abstract Designs
Author :
Kim, Jin H. ; Siewiorek, Daniel P.
Author_Institution :
Carnegie-Mellon University, Pittsburgh, PA
fYear :
1980
fDate :
23-25 June 1980
Firstpage :
85
Lastpage :
91
Abstract :
With the exponential explosion in chip complexity there is a growing need for high level design aids. A preliminary experiment was conducted in mating a hierarchical, top-down DA system for data paths with an existing IC placement and router. Nine designs ranging in complexity from 7 to 150 register transfers were synthesized. Strong correlations were observed between high level, abstract measures and final placed and routed chip area. It was observed that use of logic primitives of a moderate level abstraction yielded a 50% savings in placed and routed chip area.
Keywords :
Area measurement; CMOS technology; Design automation; Explosions; Hardware; Logic design; Permission; Registers; Tiles; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1980. 17th Conference on
Print_ISBN :
0-89791-020-6
Type :
conf
DOI :
10.1109/DAC.1980.1585233
Filename :
1585233
Link To Document :
بازگشت