Title :
A Mixed-Mode Simulator
Author :
Agrawal, V.D. ; Bose, A.K. ; Kozak, P. ; Nham, H.N. ; Skewes, E. Pacas
Author_Institution :
Bell Laboratories, Murray Hill, NJ
Abstract :
To provide flexibility and efficiency in logic and timing verification of MOS VLSI circuits, it is desirable that various portions of a circuit can be described and simulated at appropriate levels of detail. Such a capability is provided by the Mixed-Mode Simulator described here. This simulator allows different elements of a circuit to be modeled and simulated at different levels of detail. The modeling levels are MOS transistor level, logic gate level and functional level. The simulation levels are timing, multiple delay and unit delay. The simulator is being used on production LSI chips and its performance is discussed.
Keywords :
Circuit simulation; Delay; Flexible printed circuits; Large scale integration; Logic circuits; Logic gates; MOSFETs; Production; Timing; Very large scale integration;
Conference_Titel :
Design Automation, 1980. 17th Conference on
Print_ISBN :
0-89791-020-6
DOI :
10.1109/DAC.1980.1585311