• DocumentCode
    450575
  • Title

    Transistor Size Optimization in the Tailor Layout System

  • Author

    Marple, David

  • Author_Institution
    Philips Research Laboratories, Eindhoven, Netherlands
  • fYear
    1989
  • fDate
    25-29 June 1989
  • Firstpage
    43
  • Lastpage
    48
  • Abstract
    This paper describes a combination transistor sizing/layout compaction tool used to synthesize high performance CMOS circuits. This optimization tool is part of a large integrated layout system, called Tailor. Given any CMOS circuit layout, Tailor´s transistor size optimizer will simultaneously adjust transistor sizes and compact the layout so that the minimum required area (cell pitch) for a specified upper bound on circuit delay is achieved. All delay paths are considered by modeling circuit delay with a logic independent delay graph. Tailor´s optimizer globally optimizes circuit area (in one dimension) and delay by use of compaction and nonlinear programming algorithms. The optimizer does not yet optimize in two dimensions simultaneously or optimize hierarchical circuits. Results for a few optimized CMOS circuits are presented.
  • Keywords
    CMOS logic circuits; Compaction; Delay; Design optimization; Integrated circuit synthesis; Laboratories; Logic programming; Permission; Semiconductor device modeling; Upper bound;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation, 1989. 26th Conference on
  • ISSN
    0738-100X
  • Print_ISBN
    0-89791-310-8
  • Type

    conf

  • DOI
    10.1109/DAC.1989.203367
  • Filename
    1586351