DocumentCode :
450638
Title :
Test Pattern Generation for Sequential MOS Circuits by Symbolic Fault Simulation
Author :
Cho, Kyeongsoon ; Bryant, Randal E.
Author_Institution :
Carnegie Mellon University
fYear :
1989
fDate :
25-29 June 1989
Firstpage :
418
Lastpage :
423
Abstract :
The COSMOS symbolic fault simulator generates test sets for combinational and sequential MOS circuits represented at the switch level. All aspects of switch-level networks including bidirectional transistors, stored charge, different signal strengths, and indeterminate (X) logic values are captured. To generate tests for a circuit, the program derives Boolean functions representing the behavior of the good and faulty circuits over a sequence of symbolic input patterns. It then determines a set of assignments to the input variables that will detect all faults. Symbolic simulation provides a natural framework for the user to supply an overall test strategy, letting the program determine the detailed conditions to detect a set of faults. Symbolic preprocessing of switch-level networks, combined with efficient Boolean manipulation makes this approach feasible.
Keywords :
Circuit faults; Circuit simulation; Circuit testing; Electrical fault detection; Fault detection; Logic; Sequential analysis; Switches; Switching circuits; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1989. 26th Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-310-8
Type :
conf
DOI :
10.1109/DAC.1989.203434
Filename :
1586418
Link To Document :
بازگشت