DocumentCode :
450649
Title :
Computing Signal Delay in General RC Networks by Tree/Link Partitioning
Author :
Chan, Pak K. ; Karplus, Kevin
Author_Institution :
Computer Engineering, University of California, Santa Cruz, Santa Cruz, CA
fYear :
1989
fDate :
25-29 June 1989
Firstpage :
485
Lastpage :
490
Abstract :
Most RC simulators only handle tree networks, not arbitrary networks. We present an algorithm for computing signal delays in general RC networks using the RC-tree computation as the primary operation. We partition a given network into a spanning tree and link branches. Then we compute the signal delay of the spanning tree, and update the signal delay as we incrementally add the links back to reconstruct the original network. If m is the number of link branches, this algorithm requires m(m+1)/2 updated and m+1 tree delay evaluations. all the tree delay evaluations involve computing signal delays with the same resistive spanning tree, but with different values for the capacitors.
Keywords :
Adders; Circuits; Computational modeling; Computer networks; Computer simulation; Delay estimation; Intelligent networks; MOS capacitors; Partitioning algorithms; Propagation delay;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1989. 26th Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-310-8
Type :
conf
DOI :
10.1109/DAC.1989.203445
Filename :
1586429
Link To Document :
بازگشت