DocumentCode :
452011
Title :
A Global Router Optimizing Timing and Area for High-Speed Bipolar LSI´s
Author :
Harada, I. ; Kitazawa, Hitoshi
Author_Institution :
NTT LSI Laboratories, Kanagawa, JAPAN
fYear :
1994
fDate :
6-10 June 1994
Firstpage :
177
Lastpage :
181
Abstract :
A timing-driven global routing algorithm applicable to high-speed bipolar LSI´s is proposed. Path-based timing constraints are directly modeled and routing paths are selected using novel heuristic criteria to minimize area as well as to satisfy the timing constraints by keeping track of the critical path delay and channel densities. Using bipolarspecific features, this router can be applied to Gbit/s LSI´s. Experimental results shows that the average delay improvement was 17.6% and the algorithm is quite promising.
Keywords :
Design automation; Design optimization; Distributed computing; Large scale integration; Machinery; Permission; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1994. 31st Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-653-0
Type :
conf
DOI :
10.1109/DAC.1994.204094
Filename :
1600367
Link To Document :
بازگشت