• DocumentCode
    454436
  • Title

    Associative Skew Clock Routing for Difficult Instances

  • Author

    Kim, Min-Seok ; Hu, Jiang

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Texas A&M Univ., College Station, TX
  • Volume
    1
  • fYear
    2006
  • fDate
    6-10 March 2006
  • Firstpage
    1
  • Lastpage
    6
  • Abstract
    In clock network synthesis, sometimes skew constraints are required only within certain groups of clock sinks and do not exist between different groups. This is the so-called associative skew clock routing problem. Although the number of constraints is reduced, the problem becomes more difficult to solve due to the enlarged solution space. The perhaps only previous work used a very primitive delay model and cannot handle difficult instances in which sink groups are intermingled. We reuse existing techniques to solve this problem, including the difficult instances, based on a more accurate and popular delay model. Experimental results show that our algorithm can reduce the total clock routing wirelength by 12% on average compared to greedy-DME which is one of the best zero skew routing algorithms
  • Keywords
    clocks; logic design; network routing; network synthesis; associative skew clock routing; clock network synthesis; clock sinks; delay model; sink groups; skew constraints; zero skew routing algorithms; Circuits; Clocks; Delay; Flip-flops; Frequency; Network synthesis; Power dissipation; Power supplies; Routing; Semiconductor device noise;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design, Automation and Test in Europe, 2006. DATE '06. Proceedings
  • Conference_Location
    Munich
  • Print_ISBN
    3-9810801-1-4
  • Type

    conf

  • DOI
    10.1109/DATE.2006.244116
  • Filename
    1656992